## Homework 13

Reading: 7.1, 7.2-5 (FET discussion) Problem 1) Common Source with Cs



The NMOSFET in the above circuit has characteristics VTN = 2.2V, and Kn = 400  $mA/V^2$ 

- a) Determine the gate-source voltage, VGS, and the drain current, ID.
- b) Determine the small signal transconductance, g<sub>m</sub>.
- c) Sketch the small signal model of the circuit.
- d) For Rsig = 0 and  $RL \rightarrow \infty$ , determine the open circuit gain,  $Avo = Vout_o/Vin_o$ .
- e) Using the dashed box to define the input and output impedance, find Rin and
- Redraw the circuit, using the general amplifier model with Rin, Rout and Avo.
- g) If Vcc dropped to 12V, determine the new open circuit gain, Avo. You will need to recalculate your DC bias terms and get the new g<sub>m</sub>.
- h) For Vcc = 16V,  $Rsig = 50\Omega$  and  $RL = 5k\Omega$ , determine the overall gain, Av.
- i) For Vcc = 16V, Rsig =  $20k\Omega$  and RL =  $800\Omega$ , determine the overall gain, Av.

h) For 
$$Vcc = 16V$$
,  $Rsig = 50\Omega$  and  $RL = 5k\Omega$ , determine the overall gain,  $AV$ .

i) For  $Vcc = 16V$ ,  $Rsig = 20k\Omega$  and  $RL = 800\Omega$ , determine the overall gain,  $AV$ .

A:  $VO = VVC = 16V$ ,  $VO =$ 

Revised: 7/14/2020 Troy, New York, USA

0: Source transformation: 
$$t_{10} = -g_m(r_0 || R_p) = -13$$

G: 
$$3V = \frac{1}{2} \cdot 4(\log_2 22)^2 \cdot 200 + \log_1 \frac{V_{SS} = 2.38}{\log_2 6.41 \text{ m/s}}$$
  
 $qm = 0.072$   $V_{dS} = 8.112 \cdot 100 + \log_2 \frac{V_{SS}}{\log_2 6.41}$ 

H: 
$$AV = \left(\frac{50}{50430K}\right) - 13\left(\frac{5K}{5K+1168}\right) = -0.021$$

Problem 2) Common source without source capacitor



The NMOSFET in the above circuit has characteristics VTN = 2.2V, and Kn = 400 mA/ $V^2$ 

(The same DC bias circuit as problem 1.)

- a) Sketch the small signal model, leaving Rsig and RL in symbolic form.
- b) Based on the dashed box, determine Rin, Rout and Avo.
- c) Redraw the circuit, using the general amplifier model with Rin, Rout and Avo, leaving Rsig and RL in symbolic form.
- d) For this circuit, is the gain approximation Avo ~ RD/RS reasonable?
- e) If Vcc dropped to 12V, determine the new open circuit voltage gain, Avo.
- f) Was the gain of this circuit less sensitive to variations in the bias conditions relative to the problem 1 circuit?



2

J. Braunstein Rensselaer Polytechnic Institute Revised: 7/14/2020 Troy, New York, USA D: It is not reasonable. It is 2 times as lare which is a substantial pain.

E: -0.072x400 = -96 = Avo

F: The gam was incredibly less sens thre,

Problem 3) Common source without source capacitor



The NMOSFET in the above circuit has characteristics, VTN = 2.2V, and Kn = 40 mA/ $V^2$ .

(The same DC bias circuit as problem 4b in HW12.)

a) Sketch the small signal model.

Rensselaer Polytechnic Institute

- b) Based on the dashed box, determine Rin, Rout and Avo.
- c) Redraw the circuit, using the general amplifier model with Rin, Rout, RL and Avo,
- d) Determine the overall gain of the circuit, Av.

  A: 7d = 10 M 7

3